# CS3350B Computer Organization Chapter 1: CPU and Memory Cache Miss Types Explained

Iqra Batool

Department of Computer Science University of Western Ontario, Canada

Monday January 22, 2024

## Three Types of Cache Misses

#### Cold Miss

□ Caused by the **first** time you try to access a particular memory address
 (and it is not contained in some other previously accessed cache block).

### Capacity Miss

- ☐ This is caused by *poor temporal locality*.

#### Conflict Miss

- Occurs when two different memory addresses being accessed map to the same set in a cache.
- One expects a cache hit based on the cache's capacity and good temporal locality, but it ends up being a miss.
- □ Conflict misses are misses that would not occur if the cache
   was fully-associative and had LRU replacement." (Jouppi, 1990)

## Differentiating By Example: Cold Miss

Say we have a direct-mapped cache with two one-word lines:

| 0 |  |
|---|--|
| 1 |  |

and the sequence of memory accesses:

- These will *all* be cold misses.
- No capacity misses. These imply poor temporal locality and working with too much data at one time.
- Since no address is accessed twice, it all cold misses.

| 0 | 0 | 0 |
|---|---|---|
| • | 1 |   |
|   |   |   |

| 1 | 0 | 0 |
|---|---|---|
|   | 1 | 1 |







| 5 | 0 | 4 |
|---|---|---|
|   | 1 | 5 |

## Differentiating By Example: Cold Miss

0, cold

0 0

Same cache as before. Two lines:

| 0 |  |
|---|--|
| 1 |  |

1, cold

2, cold

0 0

New sequence of memory accesses:

3, cold

- First few are cold misses, then we get capacity misses.
- 0, capacity

■ We use too much data before accessing 0, 1, 2 again.

1, capacity

- (For this limited cache size) poor temporal locality in 0, 1, 2.
- 2, capacity
- 1 0

### Differentiating By Example: Conflict Miss 1

0, cold

0 0

Same cache as before. Two lines:

16, cold

16

0, conflict

0 0

New sequence of memory accesses:

16, conflict

) 16 I

Temporal locality is good, and everything fits into the cache's size, but we get many misses. 0, conflict

0 0

■ Characteristic thrashing.

16, conflict

0 16 1

0, conflict

0 0

### Differentiating By Example: Conflict Miss 2

0, cold

0 0 1

16

Now a direct-mapped cache with two two-word lines:

| 17. | hit |
|-----|-----|

16, cold

17

New sequence of memory accesses:

18, cold

Would increasing associativity fix the miss?

$$\begin{array}{c|ccccc}
1 & 2 & 3 \\
\hline
0 & 0 & 1 \\
\hline
1 & 18 & 19 \\
\end{array}$$

## Differentiating By Example: Conflict Miss 3

0, cold

| Λ | 0 | 1 |
|---|---|---|
| U |   |   |

Now a cache with two two-word lines but 2-way associativity:



0

16

17

0

1. hit

Same sequence of memory accesses:

Increasing associativity made previous conflict misses hits!